English
Language : 

XC3S100E_06 Datasheet, PDF (171/231 Pages) Xilinx, Inc – Configurable Logic Block (CLB)
R
Pinout Descriptions
CP132: 132-ball Chip-scale Package
The XC3S100E, XC3S250E and the XC3S500E FPGAs
are available in the 132-ball chip-scale package, CP132.
The devices share a common footprint for this package as
shown in Table 132 and Figure 82.
Table 132 lists all the CP132 package pins. They are sorted
by bank number and then by pin name. Pins that form a dif-
ferential I/O pair appear together in the table. The table also
shows the pin number for each pin and the pin type, as
defined earlier.
Physically, the D14 and K2 balls on the XC3S100E and
XC3S250E FPGAs are not connected but should be con-
nected to VCCINT to maintain density migration compatibil-
ity.
Similarly, the A4, C1, and P10 balls on the XC3S100E
FPGA are not connected but should be connected to GND
to maintain density migration compatibility.
The XC3S100E FPGA has four fewer BPI address pins,
A[19:0], whereas the XC3S250E and XC3S500E support
A[23:0].
An electronic version of this package pinout table and foot-
print diagram is available for download from the Xilinx web-
site at http://www.xilinx.com/bvdocs/publications/s3e_pin.zip.
Pinout Table
Table 132: CP132 Package Pinout
Bank
0
0
0
XC3S100E
Pin Name
IO_L01N_0
IO_L01P_0
N.C. (‹)
0
N.C. (‹)
0
N.C. (‹)
0
IP
0
IO_L04N_0/GCLK5
0
IO_L04P_0/GCLK4
0
IO_L05N_0/GCLK7
0
IO_L05P_0/GCLK6
0
IO_L07N_0/GCLK11
0
IO_L07P_0/GCLK10
0
IO_L08N_0/VREF_0
0
IO_L08P_0
0
IO_L09N_0
0
IO_L09P_0
0
N.C. (‹)
0
IP
0
IO_L11N_0/HSWAP
0
IO_L11P_0
0
IP_L06N_0/GCLK9
0
IP_L06P_0/GCLK8
XC3S250E
XC3S500E
Pin Name
IO_L01N_0
IO_L01P_0
IO_L02N_0
IO_L02P_0
IO_L03N_0/VREF_0
IO_L03P_0
IO_L04N_0/GCLK5
IO_L04P_0/GCLK4
IO_L05N_0/GCLK7
IO_L05P_0/GCLK6
IO_L07N_0/GCLK11
IO_L07P_0/GCLK10
IO_L08N_0/VREF_0
IO_L08P_0
IO_L09N_0
IO_L09P_0
IO_L10N_0
IO_L10P_0
IO_L11N_0/HSWAP
IO_L11P_0
IP_L06N_0/GCLK9
IP_L06P_0/GCLK8
CP132 Ball
C12
A13
A12
B12
B11
C11
C9
A10
A9
B9
B7
A7
C6
B6
C5
B5
C4
B4
B3
A3
C8
B8
Type
I/O
I/O
100E: N.C.
Others: I/O
100E: N.C.
Others: I/O
100E: N.C.
Others: VREF (I/O)
100E: INPUT
Others: I/O
GCLK
GCLK
GCLK
GCLK
GCLK
GCLK
VREF
I/O
I/O
I/O
100E: N.C.
Others: I/O
100E: INPUT
Others: I/O
DUAL
I/O
GCLK
GCLK
DS312-4 (v3.4) November 9, 2006
www.xilinx.com
171
Product Specification