English
Language : 

UPD78F0411GA-GAM-AX Datasheet, PDF (225/564 Pages) Renesas Technology Corp – Old Company Name in Catalogs and Other Documents
CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50, 51, AND 52
Figure 7-7. Format of Timer Clock Selection Register 51 (TCL51)
Address: FF8CH After reset: 00H R/W
Symbol
7
6
5
4
3
2
1
0
TCL51
0
0
0
0
0
TCL512 TCL511 TCL510
TCL512
0
0
0
0
1
1
1
1
TCL511
0
0
1
1
0
0
1
1
TCL510
0
1
0
1
0
1
0
1
Count clock selectionNote1
fPRS =
2 MHz
fPRS =
5 MHz
Setting prohibited
fPRS =
10 MHz
f Note2
PRS
fPRS/2
fPRS/24
fPRS/26
fPRS/28
Timer H1 output signal
2 MHz
1 MHz
125 kHz
31.25 kHz
7.81 kHz
5 MHz
2.5 MHz
312.5 kHz
78.13 kHz
19.53 kHz
10 MHz
5 MHz
625 kHz
156.25 kHz
39.06 kHz
Notes 1.
2.
If the peripheral hardware clock (fPRS) operates on the high-speed system clock (fXH) (XSEL = 1), the
fPRS operating frequency varies depending on the supply voltage.
• VDD = 2.7 to 5.5 V: fPRS ≤ 10 MHz
• VDD = 1.8 to 2.7 V: fPRS ≤ 5 MHz
If the peripheral hardware clock (fPRS) operates on the internal high-speed oscillation clock (fRH) (XSEL
= 0), when 1.8 V ≤ VDD < 2.7 V, the setting of TCL512, TCL511, TCL510 = 0, 1, 0 (count clock: fPRS) is
prohibited.
Cautions 1. When rewriting TCL51 to other data, stop the timer operation beforehand.
2. Be sure to clear bits 3 to 7 to 0.
User’s Manual U18698EJ1V0UD
223