English
Language : 

3069RF-ZTAT Datasheet, PDF (243/1003 Pages) Renesas Technology Corp – RENESAS 16-BIT SINGLE-CHIP MICROCOMPUTER
The transfer count is specified as a 16-bit value in ETCR. The ETCR value is decremented by 1 at
each transfer. When the ETCR value reaches H'0000, the DTE bit is cleared, the transfer ends, and
a CPU interrupt is requested. The maximum transfer count is 65,536, obtained by setting ETCR to
H'0000.
Transfers can be requested (activated) by compare match/input capture A interrupts from 16-bit
timer channels 0 to 2, transmit-data-empty and receive-data-full interrupts from SCI channel 0,
conversion-end interrupts from the A/D converter, and external request signals.
For the detailed settings see section 7.3.4, Data Transfer Control Registers (DTCR).
Figure 7.5 shows a sample setup procedure for idle mode.
Idle mode setup
Set source and
destination addresses
Set transfer count
[1] Set the source and destination addresses
in MAR and IOAR. The transfer direction is deter-
mined automatically from the activation source.
[2] Set the transfer count in ETCR.
[1] [3] Read DTCR while the DTE bit is cleared to 0.
[4] Set the DTCR bits as follows.
• Select the DMAC activation source with bits
DTS2 to DTS0.
• Set the DTIE and RPE bits to 1 to select idle mode.
[2]
• Select byte size or word size with the DTSZ bit.
• Set the DTE bit to 1 to enable the transfer.
Read DTCR
[3]
Set DTCR
[4]
Idle mode
Figure 7.5 Idle Mode Setup Procedure (Example)
Rev. 5.0, 09/04, page 221 of 978