English
Language : 

3069RF-ZTAT Datasheet, PDF (242/1003 Pages) Renesas Technology Corp – RENESAS 16-BIT SINGLE-CHIP MICROCOMPUTER
Table 7.7 Register Functions in Idle Mode
Function
Register
Activated by
SCI 0 Receive-
Data-Full
Other
Interrupt
Activation
23
MAR
0 Destination
address
register
Source
address
register
23
All 1s
7
0 Source
IOAR address
register
Destination
address
register
15
0 Transfer counter
ETCR
[Legend]
MAR: Memory address register
IOAR: I/O address register
ETCR: Execute transfer count register
Initial Setting Operation
Destination or Held fixed
source address
Source or
destination
address
Number of
transfers
Held fixed
Decremented
once per
transfer until
H'0000 is
reached and
transfer ends
MAR and IOAR specify the source and destination addresses. MAR specifies a 24-bit source or
destination address. IOAR specifies the lower 8 bits of a fixed address. The upper 16 bits are all
1s. MAR and IOAR are not incremented or decremented.
Figure 7.4 illustrates how idle mode operates.
MAR
Transfer
1 byte or word is
transferred per request
Figure 7.4 Operation in Idle Mode
IOAR
Rev. 5.0, 09/04, page 220 of 978