English
Language : 

XRT72L56 Datasheet, PDF (230/486 Pages) Exar Corporation – SIX CHANNEL DS3/E3 FRAMER IC WITH HDLC CONTROLLER
XRT72L56 SIX CHANNEL DS3/E3 FRAMER IC WITH HDLC CONTROLLER
REV. P1.1.2
áç
PRELIMINARY
RX DS3 CONFIGURATION AND STATUS REGISTER, (ADDRESS = 0X10)
BIT 7
BIT 6
BIT 5
BIT 4
R/O
R/O
R/O
R/O
X
X
X
X
• The Receive DS3 Framer block will also issue a
Change in OOF Status interrupt request, anytime
there is a change in the OOF status.
4.3.2.3 Forcing a Reframe via Software Com-
mand
The Framer IC permits the user to force a reframe
procedure of the Receive DS3 Framer block via soft-
ware command. If the user writes a "1" into Bit 0 the
I/O CONTROL REGISTER (ADDRESS = 0X01)
BIT 3
BIT2
BIT 1
BIT 0
R/W
R/W
R/W
R/W
X
X
X
X
I/O Control Register, as depicted below, then the Re-
ceive DS3 Framer will be forced into the Frame Acqui-
sition Mode, (or more specifically, in the F-Bit Search
State per Figure 81). Afterwards, the Receive DS3
Framer block will begin its search for valid F-Bits. The
Framer IC will also respond to this command by as-
serting the RxOOF output pin, and generating a
Change in OOF Status interrupt.
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT2
BIT 1
BIT 0
Disable
TxLOC
R/W
1
LOC
RO
0
Disable
RxLOC
R/W
1
AMI/ZeroSup*
R/W
0
Unipolar/
Bipolar*
R/W
0
TxLine CLK
Invert
R/W
0
RxLine CLK
Invert
R/W
0
Reframe
R/W
0
4.3.2.4 Performance Monitoring of the Receive
DS3 Framer block
The user can monitor the number of framing bit errors
(M and F bits) that have been detected by the Re-
ceive DS3 Framer block. This is accomplished by pe-
riodically reading the PMON Framing Bit Error Count
Registers (Address = 0x52 and 0x53), as depicted
below.
PMON FRAMING BIT ERROR EVENT COUNT REGISTER - MSB (ADDRESS = 0X52)
BIT 7
RO
1
BIT 6
RO
0
BIT 5
RO
1
BIT 4
BIT 3
F-Bit Error Count - High Byte
RO
RO
0
0
BIT2
RO
0
BIT 1
RO
0
BIT 0
RO
0
PMON FRAMING BIT ERROR EVENT COUNT REGISTER - LSB (ADDRESS = 0X53)
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT2
BIT 1
BIT 0
F-Bit Error Count - Low Byte
RO
RO
RO
RO
RO
RO
RO
RO
0
0
0
0
0
0
0
0
When the µP/µC reads these registers, it will read in
the number of framing bit errors that have been de-
tected since the last read of these two registers.
These registers are reset upon read.
4.3.2.5 DS3 Receive Alarms
The Receive DS3 Framer block is capable of detect-
ing any of the following alarm conditions.
• LOS (Loss of Signal)
• AIS (Alarm Indication Signal)
• The Idle Pattern.
• FERF (Far-End Receive Failure) of Yellow Alarm
condition.
• FEBE (Far-End-Block Error)
• Change in AIC State
The methods by which the Receive DS3 Framer block
uses to detect and declare each of these alarm condi-
tions are described below.
4.3.2.5.1 The Loss of Signal (LOS) Alarm
The Receive DS3 Framer block will declare a Loss of
Signal (LOS) state when it detects 180 consecutive
211