English
Language : 

S912XHY128F0VLM Datasheet, PDF (132/802 Pages) Freescale Semiconductor, Inc – S12 Microcontrollers
Port Integration Module (S12XHYPIMV1)
1 Read: Anytime.
Write: Anytime.
Table 2-55. PERR Register Field Descriptions
Field
7-0
PERR
Description
Port R pull device enable—Enable pull devices on input pins
These bits configure whether a pull device is activated, if the associated pin is used as an input. This bit has no effect
if the pin is used as an output. Out of reset all pull devices are enabled.
1 Pull device enabled.
0 Pull device disabled.
2.3.70 Port R Polarity Select Register (PPSR)
Address 0x0285
R
W
Reset
7
PPSR7
1
1 Read: Anytime.
Write: Anytime.
6
PPSR6
5
PPSR5
4
PPSR4
3
PPSR3
2
PPSR2
1
1
1
1
1
Figure 2-67. Port R Polarity Select Register (PPSR)
Access: User read/write1
1
0
PPSR1
PPSR0
1
1
Table 2-56. PPSR Register Field Descriptions
Field
7-0
PPSR
Description
Port R pull device select—Determine pull device polarity on input pins
This register selects whether a pull-down or a pull-up device is connected to the pin.
1 A rising edge on the associated Port R pin sets the associated flag bit in the PIFS register. A pull-down device is
connected to the associated pin, if enabled and if the pin is used as input.
0 A falling edge on the associated Port R pin sets the associated flag bit in the PIFS register. A pull-up device is
connected to the associated pin, if enabled and if the pin is used as input.
2.3.71 Port R Wired-Or Mode Register (WOMR)
Address 0x0286
R
W
Reset
7
WOMR7
0
1 Read: Anytime.
Write: Anytime.
6
WOMR6
5
WOMR5
4
WOMR4
3
WOMR3
2
WOMR2
0
0
0
0
0
Figure 2-68. Port R Wired-Or Mode Register (WOMR)
Access: User read/write1
1
0
WOMR1
WOMR0
0
0
MC9S12XHY-Family Reference Manual, Rev. 1.01
132
Freescale Semiconductor