English
Language : 

TCI6630K2L Datasheet, PDF (263/298 Pages) Texas Instruments – Multicore DSP+ARM KeyStone II System-on-Chip
www.ti.com
TCI6630K2L
SPRS893E – MAY 2013 – REVISED JANUARY 2015
HEX ADDRESS OFFSETS
0x003C -0x007F
Table 11-47. I2C Registers (continued)
ACRONYM
-
REGISTER NAME
Reserved
11.12.3 I2C Electrical Data/Timing
11.12.3.1 Inter-Integrated Circuits (I2C) Timing
Table 11-48. I2C Timing Requirements(1)
(see Figure 11-45)
STANDARD MODE
FAST MODE
NO.
MIN
MAX
MIN MAX UNIT
1
tc(SCL)
Cycle time, SCL
10
2
tsu(SCLH-SDAL)
Setup time, SCL high before SDA low (for a repeated START
condition)
4.7
2.5
µs
0.6
µs
3
th(SDAL-SCLL)
Hold time, SCL low after SDA low (for a START and a
repeated START condition)
4
0.6
µs
4
tw(SCLL)
Pulse duration, SCL low
4.7
1.3
µs
5
tw(SCLH)
Pulse duration, SCL high
6
tsu(SDAV-SCLH) Setup time, SDA valid before SCL high
7
th(SCLL-SDAV) Hold time, SDA valid after SCL low (for I2C bus devices)
4
250
0 (3)
3.45
0.6
100 (2)
0 (3)
µs
ns
0.9(4) µs
8
tw(SDAH)
Pulse duration, SDA high between STOP and START
conditions
4.7
1.3
µs
9
tr(SDA)
10
tr(SCL)
11
tf(SDA)
12
tf(SCL)
Rise time, SDA
Rise time, SCL
Fall time, SDA
Fall time, SCL
1000
1000
300
300
20 + 0.1Cb(5)
20 + 0.1Cb(5)
20 + 0.1Cb(5)
20 + 0.1Cb(5)
300 ns
300 ns
300 ns
300 ns
13 tsu(SCLH-SDAH) Setup time, SCL high before SDA high (for STOP condition)
4
0.6
µs
14 tw(SP)
Cb (5)
Pulse duration, spike (must be suppressed)
Capacitive load for each bus line
0
50 ns
400
400 pF
(1) The I2C pins SDA and SCL do not feature fail-safe I/O buffers. These pins could potentially draw current when the device is powered
down.
(2) A Fast-mode I2C-bus device can be used in a Standard-mode I2C-bus system, but the requirement tsu(SDA-SCLH) ≥ 250 ns must then
be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch
the LOW period of the SCL signal, it must output the next data bit to the SDA line tr max + tsu(SDA-SCLH) = 1000 + 250 = 1250 ns
(according to the Standard-mode I2C-Bus Specification) before the SCL line is released.
(3) A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the VIHmin of the SCL signal) to bridge the
undefined region of the falling edge of SCL.
(4) The maximum th(SDA-SCLL) has to be met only if the device does not stretch the low period [tw(SCLL)] of the SCL signal.
(5) Cb = total capacitance of one bus line in pF. If mixed with HS-mode devices, faster fall-times are allowed.
Copyright © 2013–2015, Texas Instruments Incorporated
TCI6630K2L Peripheral Information and Electrical Specifications 263
Submit Documentation Feedback
Product Folder Links: TCI6630K2L