English
Language : 

SH7709S Datasheet, PDF (606/807 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series
Bits 6 to 3—Ir Clock Select Bits (ICK3 to ICK0)
Bit 2—Output Pulse Width Select (PSEL): PSEL selects an IrDA output pulse width that is 3/16
of the bit length for 115 kbps or 3/16 of the bit length for the selected baud rate.
The Ir clock select bits should be set properly to fix the output pulse width at 3/16 of the bit length
for 115 kbps by setting the PSEL bit to 1.
Bit 6
ICK3
ICK3
Don’t
care
Bit 5
ICK2
ICK2
Don’t
care
Bit 4
ICK1
ICK1
Don’t
care
Bit 3
ICK0
ICK0
Don’t
care
Bit 2
PSEL
1
0
Description
Pulse width: 3/16 of 115 kbps bit length
Pulse width: 3/16 of bit length
It is necessary to generate a fixed clock pulse, IRCLK, by dividing the Pφ clock by 1/2N + 2 (with
the value of N determined by the setting of ICK3–ICK0).
Example:
Pφ clock: 14.7456 MHz
IRCLK: 921.6 kHz (fixed)
N: Setting of ICK3–ICK0 (0 ≤ N ≤ 15)
N≥
Pφ
−1≥7
2XIRCLK
Accordingly, N is 7.
Bits 1 and 0—Clock Select 1 and 0 (CKS1, CKS0): Select the internal baud rate generator clock
source. Pφ, Pφ/4, Pφ/16, or Pφ/64 can be selected by setting the CKS1 and CKS0 bits.
Refer to section 14.2.9, Bit Rate Register (SCBRR), for the relationship between the clock source,
the bit rate register set value, and the baud rate.
Bit 1: CKS1 Bit 0: CKS0
0
0
0
1
1
0
1
1
Note: Pφ: Peripheral clock
Description
Pφ clock
Pφ/4 clock
Pφ/16
Pφ/64
(Initial value)
Rev. 5.00, 09/03, page 562 of 760