English
Language : 

SH7709S Datasheet, PDF (39/807 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series
Tables
Table 1.1
Table 1.2
Table 1.3
Table 2.1
Table 2.2
Table 2.3
Table 2.4
Table 2.5
Table 2.6
Table 2.7
Table 2.8
Table 2.9
Table 2.10
Table 2.11
Table 2.12
Table 3.1
Table 3.2
Table 4.1
Table 4.2
Table 4.3
Table 4.4
Table 5.1
Table 5.2
Table 5.3
Table 5.4
Table 5.5
Table 5.6
Table 5.7
Table 5.8
Table 6.1
Table 6.2
Table 6.3
Table 6.4
Table 6.5
Table 6.6
Table 6.7
Table 6.8
Table 7.1
Table 7.2
Table 8.1
SH7709S Features .................................................................................................. 2
Characteristics......................................................................................................... 5
SH7709S Pin Function ........................................................................................... 9
Initial Register Values ............................................................................................ 22
Addressing Modes and Effective Addresses........................................................... 28
Instruction Formats ................................................................................................. 32
Classification of Instructions .................................................................................. 35
Instruction Code Format ......................................................................................... 38
Data Transfer Instructions ...................................................................................... 39
Arithmetic Instructions ........................................................................................... 41
Logic Operation Instructions .................................................................................. 44
Shift Instructions..................................................................................................... 45
Branch Instructions ................................................................................................. 46
System Control Instructions.................................................................................... 47
Instruction Code Map ............................................................................................. 50
Register Configuration............................................................................................ 61
Access States Designated by D, C, and PR Bits ..................................................... 68
Register Configuration............................................................................................ 85
Exception Event Vectors ........................................................................................ 87
Exception Codes ..................................................................................................... 90
Types of Reset ........................................................................................................ 95
Cache Specifications............................................................................................... 103
LRU and Way Replacement (When the cache lock function is not used) .............. 105
Register Configuration............................................................................................ 105
Way Replacement when PREF Instruction Ended Up in a Cache Miss ................. 107
Way Replacement when Instructions Except for PREF Instruction Ended Up
in a Cache Miss....................................................................................................... 108
LRU and Way Replacement (when W2LOCK=1) ................................................. 108
LRU and Way Replacement (when W3LOCK=1) ................................................. 108
LRU and Way Replacement (when W2LOCK=1 and W3LOCK=1)..................... 108
INTC Pins ............................................................................................................... 119
INTC Registers ....................................................................................................... 120
IRL3–IRL0/IRLS3–IRLS0 Pins and Interrupt Levels ............................................ 123
Interrupt Exception Handling Sources and Priority (IRQ Mode) ........................... 126
Interrupt Exception Handling Sources and Priority (IRL Mode)............................ 128
Interrupt Levels and INTEVT Codes...................................................................... 130
Interrupt Request Sources and IPRA–IPRE............................................................ 131
Interrupt Response Time......................................................................................... 146
Register Configuration............................................................................................ 151
Data Access Cycle Addresses and Operand Size Comparison Conditions............. 171
Power-Down Modes ............................................................................................... 182
Rev. 5.00, 09/03, page xxxix of xliv