English
Language : 

SH7709S Datasheet, PDF (544/807 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series
Table 15.7 Maximum Bit Rates for Frequencies (Smart Card Interface Mode)
Pφ (MHz)
7.1424
10.00
10.7136
13.00
14.2848
16.00
18.00
Maximum Bit Rate (Bits/s)
9600
13441
14400
17473
19200
21505
24194
N
n
0
0
0
0
0
0
0
0
0
0
0
0
0
0
The bit rate error is found as follows:
Error
(%)
=
(
1488
×
Pφ
22n−1 ×
B
×
(N
+
1)
×
106
−
1)
×
100
Table 15.8 shows the relationship between transmit/receive clock register set values and output
states on the smart card interface.
Table 15.8 Register Set Values and SCK Pin
Register Value
SCK Pin
Setting SMIF C/A
1*1
1
0
CKE1 CKE0
0
0
Output
Port
State
Determined by setting of port
register SCP1MD1 and
SCP1MD0 bits
1
0
0
1
2*2
1
1
0
0
Low output
SCK (serial clock) output state
Low output state
1
1
0
1
3*2
1
1
1
0
SCK (serial clock) output state
High output High output state
1
1
1
1
SCK (serial clock) output state
Notes: 1. The SCK output state changes as soon as the CKE0 bit is modified. The CKE1 bit
should be cleared to 0.
2. The clock duty remains constant despite stopping and starting of the clock by
modification of the CKE0 bit.
Rev. 5.00, 09/03, page 500 of 760