English
Language : 

HD6417750RF240V Datasheet, PDF (59/606 Pages) Renesas Technology Corp – Renesas 16-Bit Single-Chip Microcomputer H8S Family/H8S/2600 Series
SP (ER7)
Section 2 CPU
Free area
Stack area
Figure 2.8 Stack
2.4.2 Program Counter (PC)
This 24-bit counter indicates the address of the next instruction the CPU will execute. The length
of all CPU instructions is 2 bytes (one word), so the least significant PC bit is ignored. (When an
instruction is fetched, the least significant PC bit is regarded as 0.)
2.4.3 Extended Control Register (EXR)
EXR is an 8-bit register that manipulates the LDC, STC, ANDC, ORC, and XORC instructions.
When these instructions, except for the STC instruction, are executed, all interrupts including NMI
will be masked for three states after execution is completed.
Bit Bit Name Initial Value R/W
7
T
0
R/W
6 to 3 —
All 1
—
2
I2
1
R/W
1
I1
1
R/W
0
I0
1
R/W
Description
Trace Bit
When this bit is set to 1, a trace exception is
generated each time an instruction is executed.
When this bit is cleared to 0, instructions are
executed in sequence.
Reserved
They are always read as 1.
These bits designate the interrupt mask level (0 to
7). For details, refer to section 5, Interrupt
Controller.
Rev. 7.00 Sep. 11, 2009 Page 23 of 566
REJ09B0211-0700