English
Language : 

HD6417750RF240V Datasheet, PDF (440/606 Pages) Renesas Technology Corp – Renesas 16-Bit Single-Chip Microcomputer H8S Family/H8S/2600 Series
Section 15 Controller Area Network (HCAN)
Bit Bit Name Initial Value R/W Description
7 to —
5
All 1
R
Reserved
These bits are always read as 1. Only 1 should be
written to these bits.
4
IMR12
1
R/W Bus Operation Interrupt Mask
When this bit is cleared to 0, OVR0 (interrupt
request by IRR12) is enabled. When set to 1,
OVR0 is masked.
3, 2 —
All 1
R
Reserved
These bits are always read as 1. Only 1 should be
written to these bits.
1
IMR9
1
R/W Unread Interrupt Mask
When this bit is cleared to 0, OVR0 (interrupt
request by IRR9) is enabled. When set to 1, OVR0
is masked.
0
IMR8
1
R/W Mailbox Empty Interrupt Mask
When this bit is cleared to 0, SLE0 (interrupt
request by IRR8) is enabled. When set to 1, SLE0
is masked.
15.3.14 Receive Error Counter (REC)
The receive error counter (REC) is an 8-bit read-only register that functions as a counter indicating
the number of receive message errors on the CAN bus. The count value is stipulated in the CAN
protocol.
15.3.15 Transmit Error Counter (TEC)
The transmit error counter (TEC) is an 8-bit read-only register that functions as a counter
indicating the number of transmit message errors on the CAN bus. The count value is stipulated in
the CAN protocol.
Rev. 7.00 Sep. 11, 2009 Page 404 of 566
REJ09B0211-0700