English
Language : 

HD6417750RF240V Datasheet, PDF (133/606 Pages) Renesas Technology Corp – Renesas 16-Bit Single-Chip Microcomputer H8S Family/H8S/2600 Series
Section 7 Bus Controller
Section 7 Bus Controller
The H8S/2600 CPU is driven by a system clock, denoted by the symbol ø.
The bus controller controls a memory cycle and a bus cycle. Different methods are used to access
on-chip memory and on-chip support modules. The bus controller also has a bus arbitration
function, and controls the operation of the internal bus masters: the CPU and data transfer
controller (DTC).
Note: The DTC, MMT, and POE are not supported in H8S/2614 and H8S/2616.
7.1 Basic Timing
The period from one rising edge of ø to the next is referred to as a "state". The memory cycle or
bus cycle consists of one, two, three, or four states. Different methods are used to access on-chip
memory, on-chip support modules, and the external address space.
7.1.1 On-Chip Memory Access Timing (ROM, RAM)
On-chip memory is accessed in one state. The data bus is 16 bits wide, permitting both byte and
word transfer instruction. Figure 7.1 shows the on-chip memory access cycle.
φ
Internal address bus
Bus cycle
T1
Address
Read
access
Internal read signal
Internal data bus
Read data
Write
access
Internal write signal
Internal data bus
Write data
Figure 7.1 On-Chip Memory Access Cycle
Rev. 7.00 Sep. 11, 2009 Page 97 of 566
REJ09B0211-0700