English
Language : 

SH7619 Datasheet, PDF (761/836 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7619 Series
Section 25 Electrical Characteristics
25.4.2 Control Signal Timing
Table 25.8 Control Signal Timing
Conditions: VCCQ = 3.0 V to 3.6 V, VCC = 1.71 V to 1.89 V; for Ta, see the operating
temperatures given in appendix B, Product Code Lineup.
Item
Symbol Min.
Max.
Reference
Unit Figures
RES pulse width
RES setup time*1
tRESW
tRESS
20*2

25

t *3
bcyc
Figures 25.7 and
ns 25.8
RES hold time
t
15
RESH

ns
NMI setup time*1
t
12
NMIS

ns Figure 25.8
NMI hold time
t
10
NMIH

ns
IRQ7 to IRQ0 setup time*1
t
12
IRQS

ns
IRQ7 to IRQ0 hold time
tIRQH
10

ns
Bus tri-state delay time 1
tBOFF1

20
ns Figure 25.9
Bus tri-state delay time 2
tBOFF2

20
ns
Bus buffer on time 1
tBON1

20
ns
Bus buffer on time 2
tBON2

20
ns
Notes: 1. The RES, NMI, and IRQ7 to IRQ0 signals are asynchronous signals. When the setup
time is satisfied, a signal change is detected at the rising edge of the clock signal. When
the setup time is not satisfied, a signal change may be delayed to the next rising edge.
2. In standby mode, tRESW = tOSC2 (10 ms). When changing the clock multiplication, tRESW = tPLL1
(100 µs).
3.
t
bcyc
indicates
the
period
of
the
external
bus
clock
(Bφ).
CKIO
RES
tRESS
tRESW
tRESS
Figure 25.7 Reset Input Timing
Rev. 5.00 Mar. 15, 2007 Page 723 of 794
REJ09B0237-0500