English
Language : 

M32C80 Datasheet, PDF (321/352 Pages) Renesas Technology Corp – 16/32-BIT SINGLE-CHIP MICROCOMPUTER M16C FAMILY / M32C/80 SERIES
M32C/80 Group
23. Electrical Characteristics
VCC1=VCC2=3.3V
Switching Characteristics
(VCC1 = VCC2 = 3.0 to 3.6V, VSS = 0V at Topr = –20 to 85oC unless otherwise specified)
Table 23.38 Memory Expansion Mode and Microprocessor Mode
(when accessing an external memory space with the multiplexed bus)
Symbol
Parameter
td(BCLK-AD)
th(BCLK-AD)
th(RD-AD)
th(WR-AD)
td(BCLK-CS)
th(BCLK-CS)
th(RD-CS)
th(WR-CS)
td(BCLK-RD)
th(BCLK-RD)
td(BCLK-WR)
th(BCLK-WR)
td(DB-WR)
th(WR-DB)
td(BCLK-ALE)
th(BCLK-ALE)
td(AD-ALE)
th(ALE-AD)
tdz(RD-AD)
Address Output Delay Time
Address Output Hold Time (BCLK standard)
Address Output Hold Time (RD standard)
Address Output Hold Time (WR standard)
Chip-Select Signal Output Delay Time
Chip-Select Signal Output Hold Time (BCLK standard)
Chip-Select Signal Output Hold Time (RD standard)
Chip-Select Signal Output Hold Time (WR standard)
RD Signal Output Delay Time
RD Signal Output Hold Time
WR Signal Output Delay Time
WR Signal Output Hold Time
Data Output delay Time (WR standard)
Data Output Hold Time (WR standard)
ALE Signal Output Delay Time (BCLK standard)
ALE Signal Output Hold Time (BCLK standard)
ALE Signal Output Delay Time (address standard)
ALE Signal Output Hold Time (address standard)
Address Output Float Start Time
Measurement
Condition
Standard
Unit
Min.
Max.
18
ns
0
ns
(Note 1)
ns
(Note 1)
ns
18
ns
0
ns
(Note 1)
ns
(Note 1)
ns
See Figure 23.1
18
ns
-3
ns
18
ns
0
ns
(Note 2)
ns
(Note 1)
ns
18
ns
-2
ns
(Note 3)
ns
(Note 4)
ns
8
ns
NOTES:
1. Values can be obtained by the following equations, according to BLCK frequency.
th(RD – AD) =
10 9
– 10 [ns]
f(BCLK) X 2
10 9
th(WR – AD) =
– 10 [ns]
f(BCLK) X 2
10 9
th(RD – CS) =
–10 [ns]
f(BCLK) X 2
th(WR – CS) =
10 9
f(BCLK) X 2 – 10
[ns]
10 9
th(WR – DB) = f(BCLK) X 2 – 20 [ns]
2. Values can be obtained by the following equations, according to BLCK frequency and external bus cycles.
109X m
td(DB – WR) = f(BCLK) X 2 – 25 [ns] (if external bus cycle is aφ + bφ, m=(b+2)-1)
3. Values can be obtained by the following equations, according to BLCK frequency and external bus cycles.
td(AD – ALE) =
109x n
f(BCLK) X 2
– 20
[ns] (if external bus cycle is aφ + bφ, n=a)
4. Values can be obtained by the following equations, according to BLCK frequency and external bus cycles.
th(ALE – AD) =
109x n
f(BCLK) X 2
– 10
[ns] (if external bus cycle is aφ + bφ, n=a)
Rev. 1.00 Nov. 01, 2005 Page 302 of 330
REJ09B0271-0100