English
Language : 

XRT74L73 Datasheet, PDF (370/488 Pages) Exar Corporation – 3 CHANNEL, ATM UNI/PPP DS3/E3 FRAMING CONTROLLER
XRT74L73
3 CHANNEL, ATM UNI/PPP DS3/E3 FRAMING CONTROLLER
REV. P1.0.1
PRELIMINARY
FIGURE 160. ILLUSTRATION OF THE SIGNALS THAT ARE OUTPUT VIA THE RECEIVE PAYLOAD DATA OUTPUT INTER-
FACE BLOCK (FOR NIBBLE-PARALLEL MODE OPERATION).
Terminal Equipment Signals
RxOutClk
Rx_E3_Clock_In
E3_Data_In[2:0]
Rx_Start_of_Frame
Rx_E3_OH_Ind
Overhead Nibble [0]
Overhead Nibble [1]
XRT74L73 Receive Payload Data I/F Signals
RxOutClk
RxClk
RxNib [2:0]
RxFrame
Overhead Nibble [0]
Overhead Nibble [1]
RxOH_Ind
E3 Frame Number N
Note: RxFrame pulses high to denote
E3 Frame Boundary.
E3 Frame Number N + 1
Recommended Sampling Edge of Terminal
Equipment
5.3.6 Receive Section Interrupt Processing
The Receive Section of the XRT74L73 can generate
an interrupt to the MIcrocontroller/Microprocessor for
the following reasons.
• Change in Receive LOS Condition
• Change in Receive OOF Condition
• Change in Receive LOF Condition
• Change in Receive AIS Condition
• Change in Receive FERF Condition
• Change of Framing Alignment
• Detection of FEBE (Far-End Block Error) Event
• Detection of BIP-4 Error
• Detection of Framing Error
• Reception of a new LAPD Message
5.3.6.1 Enabling Receive Section Interrupts
As mentioned in Section 1.6, the Interrupt Structure
within the XRT74L73 contains two hierarchical levels.
• Block Level
• Source Level
The Block Level
The Enable state of the Block level for the Receive
Section Interrupts dictates whether or not interrupts
(if enabled at the source level), are actually enabled.
The user can enable or disable these Receive Sec-
tion interrupts, at the Block Level by writing the ap-
propriate data into Bit 7 (Rx DS3/E3 Interrupt Enable)
within the Block Interrupt Enable register (Address =
0x04), as illustrated below.
371