English
Language : 

SA1110 Datasheet, PDF (89/406 Pages) Intel Corporation – Intel StrongARM SA-1110 Microprocessor
System Control Module
9.3.2
9.3.3
RTC Alarm Register (RTAR)
The real-time clock alarm register is a 32-bit register that is readable and writable by the processor.
Following each rising edge of the 1-Hz clock, this register is compared to the RCNR. If the two are
equal and the enable bit is set, then the alarm bit in the RTC status register is set. The value in this
register is undefined after the assertion of nRESET.
RTC Status Register (RTSR)
The following table shows the location of all bits in the RTSR. All reserved bits are read as zeros
and are unaffected by writes; a question mark indicates that the value is unknown at reset. The AL
and HZ bits in this register are routed to the interrupt controller where they may be enabled to
cause an interrupt. The AL and HZ bits are cleared by writing ones to them.
0h 9001 0010
RTSR
Read/Write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Reserved
Reset 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ? ? ? ?
Bits
0
1
2
3
31..4
Name
AL
HZ
ALE
HZE
—
Description
RTC alarm detected.
0 – No alarm has been detected.
1 – An alarm has been detected (RTNR matched RTAR).
1-Hz rising-edge detected.
0 – No rising-edge has been detected.
1 – A rising-edge has been detected.
RTC alarm interrupt enable.
0 – The RTC alarm interrupt is not enabled.
1 – The RTC alarm interrupt is enabled.
1-Hz interrupt enable.
0 – The 1-Hz interrupt is not enabled.
1 – The 1-Hz interrupt is enabled.
Reserved
SA-1110 Developer’s Manual
9-19