English
Language : 

HD64F2357F20V Datasheet, PDF (180/1049 Pages) Renesas Technology Corp – Hardware Manual Renesas 16-Bit Single-chip Microcomputer H8S Family / H8S/2300 Series
6.6.2 When DDS = 0
When DRAM space is accessed in DMAC single address mode, full access (normal access) is always performed. The
DACK output goes low from the Tr state in the case of the DRAM interface.
In modes other than DMAC single address mode, burst access can be used when accessing DRAM space.
Figure 6-29 shows the DACK output timing for the DRAM interface when DDS = 0.
Tp
Tr
Tc1
Tc2
ø
A23 to A0
Row
Column
CSn, (RAS)
CAS, (UCAS),
LCAS, (LCAS)
Read
HWR, (WE)
D15 to D0
Write
HWR, (WE)
D15 to D0
DACK
Note: n = 2 to 5
Figure 6-29 DACK Output Timing when DDS = 0 (Example of DRAM Access)
6.7 Burst ROM Interface
6.7.1 Overview
With the H8S/2357 Group, external space area 0 can be designated as burst ROM space, and burst ROM interfacing can
be performed. The burst ROM space interface enables 16-bit configuration ROM with burst access capability to be
accessed at high speed.
Area 0 can be designated as burst ROM space by means of the BRSTRM bit in BCRH. Consecutive burst accesses of a
maximum of 4 words or 8 words can be performed for CPU instruction fetches only. One or two states can be selected for
burst access.
Rev.6.00 Oct.28.2004 page 150 of 1016
REJ09B0138-0600H