English
Language : 

EP4CE30F29C7N Datasheet, PDF (315/488 Pages) Altera Corporation – Cyclone IV Device Handbook, Volume 1
Chapter 1: Cyclone IV Transceivers Architecture
Transceiver Clocking Architecture
1–35
When the byte serializer is enabled, the low-speed clock frequency is halved before
feeding into the read clock of TX phase compensation FIFO. The low-speed clock is
available in the FPGA fabric as tx_clkout port, which can be used in the FPGA fabric
to send transmitter data and control signals.
Figure 1–33. Transmitter Only Datapath Clocking in Non-Bonded Channel Configuration
FPGA
Fabric
tx_datain
tx_coreclk
tx_clkout
Tx Phase
Comp
FIFO
wr_clk rd_clk
Transmitter Channel PCS
Byte Serializer
wr_clk rd_clk
/2
8B/10B Encoder
Transmitter Channel PMA
Serializer
high-speed
clock
low-speed clock
Figure 1–34 shows the datapath clocking in receiver only operation. In this mode, the
receiver PCS supports configuration without the rate match FIFO. The CDR unit in
the channel recovers the clock from the received serial data and generates the high-
speed recovered clock for the deserializer, and low-speed recovered clock for
forwarding to the receiver PCS. The low-speed recovered clock feeds to the following
blocks in the receiver PCS:
■ word aligner
■ 8B/10B decoder
■ write clock of byte deserializer
■ byte ordering
■ write clock of RX phase compensation FIFO
When the byte deserializer is enabled, the low-speed recovered clock frequency is
halved before feeding into the write clock of the RX phase compensation FIFO. The
low-speed recovered clock is available in the FPGA fabric as rx_clkout port, which
can be used in the FPGA fabric to capture receiver data and status signals.
Figure 1–34. Receiver Only Datapath Clocking without Rate Match FIFO in Non-Bonded Channel Configuration
FPGA
Fabric
rx_dataout
rx_coreclk
rx_clkout
Note to Figure 1–34:
(1) High-speed recovered clock.
Rx
Phase
Comp
FIFO
Byte
Order-
ing
Byte
De-
serializer
/2
Receiver Channel PCS
8B/10B
Decoder
Rate
Match
FIFO
Deskew
FIFO
Receiver Channel PMA
Word
Aligner
Deserial-
izer
CDR
(1)
CDR clock
low-speed recovered clock
When the transceiver is configured for transmitter and receiver operation in
non-bonded channel configuration, the receiver PCS supports configuration with and
without the rate match FIFO. The difference is only at the receiver datapath clocking.
The transmitter datapath clocking is identical to transmitter only operation mode as
shown in Figure 1–33.
October 2013 Altera Corporation
Cyclone IV Device Handbook,
Volume 2