English
Language : 

SH7606 Datasheet, PDF (251/532 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperH™ RISC engine Family / SH7606 Series
Section 11 Compare Match Timer (CMT)
Section 11 Compare Match Timer (CMT)
This LSI has an on-chip compare match timer (CMT) consisting of a 2-channel 16-bit timer. The
CMT has a16-bit counter, and can generate interrupts at set intervals.
11.1 Features
CMT has the following features.
• Selection of four counter input clocks
Any of four internal clocks (Pφ/8, Pφ/32, Pφ/128, and Pφ/512) can be selected independently
for each channel.
• Interrupt request on compare match
• When not in use, CMT can be stopped by halting its clock supply to reduce power
consumption.
Figure 11.1 shows a block diagram of CMT.
CMI0
Pφ/32
Pφ/512
Pφ/8
Pφ/128
Control circuit
Clock selection
CMI1
Pφ/32
Pφ/512
Pφ/8
Pφ/128
Control circuit
Clock selection
Channel 0
Module bus
[Legend]
CMSTR:
CMCSR:
CMCOR:
CMCNT:
CMI:
CMT
Compare match timer start register
Compare match timer control/status register
Compare match timer constant register
Compare match counter
Compare match interrupt
Channel 1
Bus
interface
Internal bus
Figure 11.1 Block Diagram of Compare Match Timer
Rev. 4.00 Sep. 13, 2007 Page 225 of 502
REJ09B0239-0400