English
Language : 

HD6417034 Datasheet, PDF (515/691 Pages) Renesas Technology Corp – SuperH RISC ENGINE SH7032 AND SH7034
Table 20.6 Bus Timing (1) (cont)
Conditions: VCC = 5.0 V ±10%, AVCC = 5.0 V ±10%, AVCC = VCC ±10%, AVref = 4.5 V to
AVCC, VSS = AVSS = 0 V, φ = 20 MHz, Ta = –20 to +75°C*
Note: * Regular-specification products; for wide-temperature-range products, Ta = –40 to +85°C
Item
Symbol Min Max
Unit Figures
AH delay time 1
tAHD1
AH delay time 2
tAHD2
Multiplexed address delay time tMAD
Multiplexed address hold time tMAH
DACK0, DACK1 delay time 1 tDACD1
— 20
— 20
— 30
0
—
— 23
ns 20.19
ns
ns
ns
ns 20.8, 20.9, 20.11–
20.14, 20.19, 20.20
DACK0, DACK1 delay time 2 tDACD2
DACK0, DACK1 delay time 3*7 tDACD3
— 23
— 20
ns
ns 20.9, 20.13, 20.14,
20.19
DACK0, DACK1 delay time 4 tDACD4
DACK0, DACK1 delay time 5 tDACD5
Read delay time 35% duty*2 tRDD
50% duty
Data setup time for CAS
CAS setup time for RAS
tDS
tCSR
Row address hold time
tRAH
Write command hold time
tWCH
Write command
setup time
35% duty*2 tWCS
50% duty tWCS
Access time from
CAS precharge*6
tACP
— 20
ns
— 20
ns
— tcyc × 0.35 + 12 ns
— tcyc × 0.5 + 15 ns
0*5 —
ns
10 —
ns
10 —
ns
15 —
ns
0
—
ns
0
—
ns
tcyc —
ns
−20
20.11, 20.12
20.8, 20.9, 20.11–
20.15, 20.19
20.11, 20.13
20.16–20.18
20.11, 20.13
20.11
20.12
Notes: *1 HBS and LBS signals are 25 ns.
*2 When frequency is 10 MHz or more.
*3 n is the number of wait cycles.
*4 Access time from addresses A0 to A21 is tcyc-25 ns.
*5 –5ns for parity output of DRAM long-pitch access.
*6 It is not necessary to meet the tRDS specification as long as the access time
specification is met.
*7 In the relationship of tCASD2 and tCASD3 with respect to tDACD3, a Min-Max combination
does not occur because of the logic structure.
479