English
Language : 

HD6417034 Datasheet, PDF (269/691 Pages) Renesas Technology Corp – SuperH RISC ENGINE SH7032 AND SH7034
• Bit 1 (Timer Synchro 1 (SYNC1)): SYNC1 selects synchronizing mode for channel 1.
Bit 1: SYNC1
0
1
Description
The timer counter for channel 1 (TCNT1) operates independently
(Preset/clear of TCNT1 is independent of other channels) (Initial value)
Channel 1 operates synchronously. Synchronized preset/clear of
TNCT1 enabled.
• Bit 0 (Timer Synchro 0 (SYNC0)): SYNC0 selects synchronizing mode for channel 0.
Bit 0: SYNC0
0
1
Description
The timer counter for channel 0 (TCNT0) operates independently
(Preset/clear of TCNT0 is independent of other channels)
(Initial value)
Channel 0 operates synchronously. Synchronized preset/clear of
TNCT0 enabled.
10.2.3 Timer Mode Register (TMDR)
The timer mode register (TMDR) is an eight-bit read/write register that selects PWM mode for
channels 0–4, sets phase counting mode for channel 2, and sets the conditions for the overflow
flag (OVF). TMDR is initialized to H'80 or H'00 by a reset and in standby mode.
Bit: 7
Bit name: —
Initial value: *
R/W: —
Note: * Undefined
6
MDF
0
R/W
5
FDIR
0
R/W
4
PWM4
0
R/W
3
PWM3
0
R/W
2
PWM2
0
R/W
1
PWM1
0
R/W
0
PWM0
0
R/W
• Bit 7 (Reserved): Bit 7 is read as undefined. The write value should be 0 or 1.
• Bit 6 (Phase Counting Mode (MDF)): MDF selects phase counting mode for channel 2.
Bit 6: MDF
0
1
Description
Channel 2 operates normally
Channel 2 operates in phase counting mode
(Initial value)
233