English
Language : 

HD6417034 Datasheet, PDF (280/691 Pages) Renesas Technology Corp – SuperH RISC ENGINE SH7032 AND SH7034
Bit 2: Bit 1: Bit 0:
TPSC2 TPSC1 TPSC0 Counter Clock (and Cycle when φ = 10 MHz)
0
0
0
Internal clock φ
1
Internal clock φ/2
1
0
Internal clock φ/4
1
Internal clock φ/8
1
0
0
External clock A (TCLKA)
1
External clock B (TCLKB)
1
0
External clock C (TCLKC)
1
External clock D (TCLKD)
(Initial value)
10.2.10 Timer I/O Control Register (TIOR)
The timer I/O control register (TIOR) is an eight-bit read/write register that selects the output
compare or input capture function for general registers GRA and GRB. It also selects the function
of the TIOCA and TIOCB pins. If output compare is selected, TIOR also selects the output
settings. If input capture is selected, TIOR also selects the input capture edge. TIOR is initialized
to H'88 or H'08 by a reset and in standby mode. Each ITU channel has one TIOR.
Table 10.8 Timer I/O Control Register (TIOR)
Channel
0
1
2
3
4
Abbrevi-
ation
Function
TIOR0
TIOR1
TIOR2
TIOR controls the GRs. Some functions vary during PWM. When
channels 3 and 4 are set for complementary PWM mode/reset-
synchronized PWM mode, TIOR3 and TIOR4 settings are not valid.
TIOR3
TIOR4
Bit: 7
6
5
4
3
2
1
0
Bit name: —
IOB2 IOB1 IOB0
—
IOA2 IOA1 IOA0
Initial value: *
0
0
0
1
0
0
0
R/W: —
R/W R/W R/W
—
R/W R/W R/W
Note: * Undefined
• Bit 7 (Reserved): Bit 7 is read as undefined. The write value should be 0 or 1.
244