English
Language : 

EP2S180F1020C4 Datasheet, PDF (350/768 Pages) Altera Corporation – Stratix II Device Handbook, Volume 1
Clock Control Block
Figure 1–51. Stratix II GX Corner Fast PLLs, Clock Pin and Logic Array Signal
Connectivity to Global and Regional Clock Networks Note (1)
RCK1
RCK3
RCK0
RCK2
FPLL7CLK
C0
Fast C1
PLL 7
C2
C3
FPLL8CLK
C0
Fast C1
PLL 8
C2
C3
RCK4
RCK6
GCK0
GCK2
RCK5
RCK7
GCK1
GCK3
Note to Figure 1–51:
(1) The corner FPLLs can also be driven through the global or regional clock networks.
The global or regional clock input can be driven by an output from another PLL, a
pin-driven dedicated global or regional clock, or through a clock control block,
provided the clock control block is fed by an output from another PLL or a
pin-driven dedicated global or regional clock. An internally generated global
signal cannot drive the PLL.
Clock Control
Block
Each global and regional clock has its own clock control block. The
control block has two functions:
■ Clock source selection (dynamic selection for global clocks)
■ Clock power-down (dynamic clock enable or disable)
1–86
Stratix II Device Handbook, Volume 2
Altera Corporation
July 2009