English
Language : 

S912XEG384J3VA Datasheet, PDF (286/1324 Pages) Freescale Semiconductor, Inc – MC9S12XEP100 Reference Manual Covers MC9S12XE Family
Chapter 7 Background Debug Module (S12XBDMV2)
7.3.2.2 BDM CCR LOW Holding Register (BDMCCRL)
Register Global Address 0x7FFF06
R
W
Reset
Special Single-Chip Mode
All Other Modes
7
CCR7
1
0
6
CCR6
1
0
5
CCR5
0
0
4
CCR4
0
0
3
CCR3
1
0
2
CCR2
0
0
1
CCR1
0
0
0
CCR0
0
0
Figure 7-4. BDM CCR LOW Holding Register (BDMCCRL)
Read: All modes through BDM operation when not secured
Write: All modes through BDM operation when not secured
NOTE
When BDM is made active, the CPU stores the content of its CCRL register
in the BDMCCRL register. However, out of special single-chip reset, the
BDMCCRL is set to 0xD8 and not 0xD0 which is the reset value of the
CCRL register in this CPU mode. Out of reset in all other modes the
BDMCCRL register is read zero.
When entering background debug mode, the BDM CCR LOW holding register is used to save the low byte
of the condition code register of the user’s program. It is also used for temporary storage in the standard
BDM firmware mode. The BDM CCR LOW holding register can be written to modify the CCR value.
7.3.2.3 BDM CCR HIGH Holding Register (BDMCCRH)
Register Global Address 0x7FFF07
7
6
5
4
R
0
0
0
0
W
Reset
0
0
0
0
= Unimplemented or Reserved
3
2
1
0
0
CCR10
CCR9
CCR8
0
0
0
0
Figure 7-5. BDM CCR HIGH Holding Register (BDMCCRH)
Read: All modes through BDM operation when not secured
Write: All modes through BDM operation when not secured
When entering background debug mode, the BDM CCR HIGH holding register is used to save the high
byte of the condition code register of the user’s program. The BDM CCR HIGH holding register can be
written to modify the CCR value.
MC9S12XE-Family Reference Manual Rev. 1.25
286
Freescale Semiconductor