English
Language : 

MC68HC08AZ0 Datasheet, PDF (133/444 Pages) Motorola, Inc – Advance Information
Parametric
influences on
reaction time
25-cgm
MOTOROLA
Freescale Semiconductor, Inc.
Clock Generator Module (CGM)
Acquisition/lock time specifications
fORIG)/fDES, of not more than ±100%. In automatic bandwidth
control mode (see Manual and automatic PLL bandwidth modes
on page 113), acquisition time expires when the ACQ bit becomes
set in the PLL bandwidth control register (PBWC).
• Lock time, tLOCK, is the time the PLL takes to reduce the error
between the actual output frequency and the desired output
frequency to less than the lock mode entry tolerance ∆LOCK. Lock
time is based on an initial frequency error, (fDES – fORIG)/fDES, of not
more than ±100%. In automatic bandwidth control mode, lock time
expires when the LOCK bit becomes set in the PLL bandwidth
control register (PBWC). See Manual and automatic PLL
bandwidth modes on page 113.
Obviously, the acquisition and lock times can vary according to how
large the frequency error is and may be shorter or longer in many cases.
Acquisition and lock times are designed to be as short as possible while
still providing the highest possible stability. These reaction times are not
constant, however. Many factors directly and indirectly affect the
acquisition time.
The most critical parameter which affects the reaction times of the PLL
is the reference frequency, fRDV. This frequency is the input to the phase
detector and controls how often the PLL makes corrections. For stability,
the corrections must be small compared to the desired frequency, so
several corrections are required to reduce the frequency error.
Therefore, the slower the reference the longer it takes to make these
corrections. This parameter is also under user control via the choice of
crystal frequency fXCLK.
Another critical parameter is the external filter capacitor. The PLL
modifies the voltage on the VCO by adding or subtracting charge from
this capacitor. Therefore, the rate at which the voltage changes for a
given frequency error (thus change in charge) is proportional to the
capacitor size. The size of the capacitor also is related to the stability of
the PLL. If the capacitor is too small, the PLL cannot make small enough
adjustments to the voltage and the system cannot lock. If the capacitor
Clock Generator Module (CGM)
For More Information On This Product,
Go to: www.freescale.com
MC68HC08AZ0
131