English
Language : 

M1AFS600-PQ208 Datasheet, PDF (235/334 Pages) Microsemi Corporation – Fusion Family of Mixed Signal FPGAs
Input Register
CLK
Data
50%
1
50%
50%
tISUD tIHD
50%
0
50%
Fusion Family of Mixed Signal FPGAs
50%
tICKMPWH tICKMPWL
50%
50%
50%
Enable
Preset
50%
tIHE
tISUE
tIWPRE
tIRECPRE
50%
50%
tIWCLR
tIRECCLR
tIREMPRE
50%
tIREMCLR
Clear
Out_1
50%
50%
tICLKQ
tIPRE2Q
50%
tICLR2Q
50%
50%
50%
Figure 2-139 • Input Register Timing Diagram
Timing Characteristics
Table 2-176 • Input Data Register Propagation Delays
Commercial Temperature Range Conditions: TJ = 70°C, Worst-Case VCC = 1.425 V
Parameter
Description
–2 –1
Std. Units
tICLKQ
Clock-to-Q of the Input Data Register
0.24 0.27 0.32 ns
tISUD
Data Setup Time for the Input Data Register
0.26 0.30 0.35 ns
tIHD
Data Hold Time for the Input Data Register
0.00 0.00 0.00 ns
tISUE
Enable Setup Time for the Input Data Register
0.37 0.42 0.50 ns
tIHE
Enable Hold Time for the Input Data Register
0.00 0.00 0.00 ns
tICLR2Q
Asynchronous Clear-to-Q of the Input Data Register
0.45 0.52 0.61 ns
tIPRE2Q
Asynchronous Preset-to-Q of the Input Data Register
0.45 0.52 0.61 ns
tIREMCLR Asynchronous Clear Removal Time for the Input Data Register
0.00 0.00 0.00 ns
tIRECCLR Asynchronous Clear Recovery Time for the Input Data Register
0.22 0.25 0.30 ns
tIREMPRE Asynchronous Preset Removal Time for the Input Data Register
0.00 0.00 0.00 ns
tIRECPRE Asynchronous Preset Recovery Time for the Input Data Register
0.22 0.25 0.30 ns
tIWCLR
Asynchronous Clear Minimum Pulse Width for the Input Data Register 0.22 0.25 0.30 ns
tIWPRE
Asynchronous Preset Minimum Pulse Width for the Input Data Register 0.22 0.25 0.30 ns
tICKMPWH Clock Minimum Pulse Width High for the Input Data Register
0.36 0.41 0.48 ns
tICKMPWL Clock Minimum Pulse Width Low for the Input Data Register
0.32 0.37 0.43 ns
Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on
page 3-9.
Revision 4
2- 219