English
Language : 

SH7201 Datasheet, PDF (262/1196 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7200 Series
Section 9 Bus State Controller (BSC)
9.4.16 SDRAM Status Register (SDSTR)
SDSTR consists of the status flags that indicate the status of operation during self-refresh,
initialization sequences, power-down mode, deep-power-down mode, and mode register setting.
Bit: 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
————————————————
Initial value: 0
00
000
00
000
00
000
R/W: R R R R R R R R R R R R R R R R
Bit: 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
—
—
—
—
—
—
—
—
—
—
—
DSRF DINI DPWD DDPD DMRS
ST ST ST ST ST
Initial value: 0
00
000
00
000
00
000
R/W: R R R R R R R R R R R R R R R R
Bit
31 to 5
Bit Name

Initial
Value
All 0
4
DSRFST 0
3
DINIST 0
R/W Description
R
Reserved
These bits are always read as 0. The write value
should always be 0.
R
Self-Refresh Transition/Recovery Status
When set to 1, this bit indicates that a transition to or
recovery from self-refresh operation is in progress for
channel SDRAM0 or SDRAM1.
0: Transition/recovery not in progress
1: Transition/recovery in progress
R
Initialization Status
When set to 1, this bit indicates that an initialization
sequence is in progress for channel SDRAM0 or
SDRAM1. This bit has the same function as the
DINIST bit in SDIR1.
0: Initialization sequence not in progress
1: Initialization sequence in progress
Rev. 2.00 Sep. 07, 2007 Page 234 of 1164
REJ09B0321-0200