|
HD64F7051SFJ20V Datasheet, PDF (240/843 Pages) Renesas Technology Corp – Hardware Manual Renesas 32-Bit RISC | |||
|
◁ |
Section 10 Advanced Timer Unit (ATU)
Bit 2âCounter Start 2 (STR2): Starts and stops free-running counter 2 (TCNT2).
Bit 2:
STR2
0
1
Description
TCNT2 is halted
TCNT2 counts
(Initial value)
Bit 1âCounter Start 1 (STR1): Starts and stops free-running counter 1 (TCNT1).
Bit 1:
STR1
0
1
Description
TCNT1 is halted
TCNT1 counts
(Initial value)
Bit 0âCounter Start 0 (STR0): Starts and stops free-running counter 0 (TCNT0).
Bit 0:
STR0
0
1
Description
TCNT0 is halted
TCNT0 counts
(Initial value)
10.2.2 Timer Mode Register (TMDR)
The timer mode register (TMDR) is an 8-bit register. The ATU has one TDR register.
Bit: 7
6
5
4
3
2
1
0
â
â
â
â
â T5PWN T4PWN T3PWN
Initial value: 0
0
0
0
0
0
0
0
R/W: R
R
R
R
R
R/W R/W R/W
TMDR is an 8-bit readable/writable register that specifies whether channels 3 to 5 are used in
input capture/output compare mode or PWM mode.
TMDR is initialized to H'00 by a power-on reset, and in hardware standby mode and software
standby mode.
Bits 7 to 3âReserved: These bits are always read as 0, and should only be written with 0.
Rev. 5.00 Jan 06, 2006 page 218 of 818
REJ09B0273-0500
|
▷ |