English
Language : 

SED1354 Datasheet, PDF (343/472 Pages) Epson Company – Color Graphics LCD/CRT Controller
Epson Research and Development
Vancouver Design Center
PR31500/PR31700
A[12:0]
ENDIAN
ALE
D[31:24]
D[23:16]
/CARDxWAIT
DCLKOUT
IT8368E
LHA23/MFIO10
LHA22/MFIO9
LHA21/MFIO8
LHA20/MFIO7
LHA19/MFIO6
Page 15
+3.3V
SED1354
IO VDD, CORE VDD
AB[12:0]
Latch
AB[20:13]
VDD pull-up
Clock divider
...or...
Chip Select
Logic
System RESET
A23
See text
Oscillator
DB[7:0]
DB[15:8]
RESET#
WAIT#
M/R#
CLKI
BUSCLK
WE1#
WE0#
RD1#
RD0#
CS#
Notes: The Chip Select Logic shown above is necessary to guarantee timing parameter t1 of the Generic MPU Interface
Asynchronous Timing (for details refer to the SED1354 Hardware Functional Specification, document number
X19A-A-002-xx).
When connecting the SED1354 RESET# pin, the system designer should be aware of all conditions that may reset
the SED1354 (e.g. CPU reset can be asserted during wake-up from power-down modes, or during debug states).
Figure 5-1: SED1354 to PR31500/PR31700 Connection using One IT8368E
Note
For pin mapping see Table 3-1:, “Generic MPU Host Bus Interface Pin Mapping”.
Interfacing to the Philips MIPS PR31500/PR31700 Processor
Issue Date: 99/03/10
SED1354
X19A-G-005-07