English
Language : 

MC912DG128ACPVE Datasheet, PDF (146/478 Pages) Freescale Semiconductor, Inc – Upward compatible with M68HC11 instruction set
Freescale Semiconductor, Inc.
Resets and Interrupts
10.9.3 Interrupts
PSEL is initialized in the HPRIO register with the value $F2, causing the
external IRQ pin to have the highest I-bit interrupt priority. The IRQ pin
is configured for level-sensitive operation (for wired-OR systems).
However, the interrupt mask bits in the CPU12 CCR are set to mask X-
and I-related interrupt requests.
10.9.4 Parallel I/O
If the MCU comes out of reset in a single-chip mode, all ports are
configured as general-purpose high-impedance inputs.
If the MCU comes out of reset in an expanded mode, port A and port B
are used for the address/data bus, and port E pins are normally used to
control the external bus (operation of port E pins can be affected by the
PEAR register). Out of reset, port J, port H, port K, port IB, port P, port
S, port T, port AD0 and port AD1 are all configured as general-purpose
inputs.
10.9.5 Central Processing Unit
After reset, the CPU fetches a vector from the appropriate address, then
begins executing instructions. The stack pointer and other CPU registers
are indeterminate immediately after reset. The CCR X and I interrupt
mask bits are set to mask any interrupt requests. The S bit is also set to
inhibit the STOP instruction.
10.9.6 Memory
After reset, the internal register block is located from $0000 to $03FF,
RAM is at $2000 to $3FFF, and EEPROM is located at $0800 to $0FFF.
In single chip mode one 32-Kbyte FLASH EEPROM module is located
from $4000 to $7FFF and $C000 to $FFFF, and the other three 32-Kbyte
FLASH EEPROM modules are accessible through the program page
window located from $8000 to $BFFF. The first 32-Kbyte FLASH
EEPROM is also accessible through the program page window.
Technical Data
146
MC68HC912DT128A — Rev 4.0
Resets and Interrupts
For More Information On This Product,
Go to: www.freescale.com
MOTOROLA