English
Language : 

PIC18F97J60 Datasheet, PDF (70/474 Pages) Microchip Technology – 64/80/100-Pin, High-Performance, 1 Mbit Flash Microcontrollers with Ethernet
PIC18F97J60 FAMILY
5.1.1 HARD MEMORY VECTORS
All PIC18 devices have a total of three hard-coded
return vectors in their program memory space. The
Reset vector address is the default value to which the
program counter returns on all device Resets; it is
located at 0000h.
PIC18 devices also have two interrupt vector
addresses for the handling of high priority and low
priority interrupts. The high priority interrupt vector is
located at 0008h and the low priority interrupt vector is
at 0018h. Their locations in relation to the program
memory map are shown in Figure 5-2.
FIGURE 5-2:
HARD VECTOR AND
CONFIGURATION WORD
LOCATIONS FOR
PIC18F97J60 FAMILY
DEVICES
Reset Vector
0000h
High Priority Interrupt Vector 0008h
Low Priority Interrupt Vector 0018h
On-Chip
Program Memory
Flash Configuration Words (Top of Memory-7)
(Top of Memory)
Read ‘0’
5.1.2 FLASH CONFIGURATION WORDS
Because the PIC18F97J60 family devices do not have
persistent configuration memory, the top four words of
on-chip program memory are reserved for configuration
information. On Reset, the configuration information is
copied into the Configuration registers.
The Configuration Words are stored in their program
memory location in numerical order, starting with the
lower byte of CONFIG1 at the lowest address and end-
ing with the upper byte of CONFIG4. For these devices,
only Configuration Words, CONFIG1 through
CONFIG3, are used; CONFIG4 is reserved. The actual
addresses of the Flash Configuration Word for devices
in the PIC18F97J60 family are shown in Table 5-1.
Their location in the memory map is shown with the
other memory vectors in Figure 5-2.
Additional details on the device Configuration Words
are provided in Section 24.1 “Configuration Bits”.
TABLE 5-1:
FLASH CONFIGURATION
WORD FOR PIC18F97J60
FAMILY DEVICES
Device
Program
Memory
(Kbytes)
Configuration
Word Addresses
PIC18F66J60
PIC18F86J60
PIC18F96J60
PIC18F66J65
PIC18F86J65
PIC18F96J65
PIC18F67J60
PIC18F87J60
PIC18F97J60
64
FFF8h to FFFFh
96
17FF8h to
17FFFh
128
1FFF8h to
1FFFFh
1FFFFFh
Legend:
(Top of Memory) represents upper boundary
of on-chip program memory space (see
Figure 5-1 for device-specific values).
Shaded area represents unimplemented
memory. Areas are not shown to scale.
DS39762A-page 68
Advance Information
© 2006 Microchip Technology Inc.