English
Language : 

HD6433308 Datasheet, PDF (230/349 Pages) Hitachi Semiconductor – Hitachi Single-Chip MicroComputer
(2) The A/D converter converts the voltage level at the AN0 input pin to a digital value, and
transfers the result to register ADDRA.
(3) Next the A/D converter converts AN1 and transfers the result to ADDRB. Then it converts
AN2 and transfers the result to ADDRC.
(4) After all selected channels (AN0 to AN2) have been converted, the AD converter sets the ADF
bit to “1.” If the ADIE bit is set to “1,” an A/D interrupt (ADI) is requested. Then the A/D
converter begins converting AN0 again.
(5) Steps (2) to (4) are repeated cyclically as long as the ADST bit remains set to “1.”
To stop the A/D converter, software must clear the ADST bit to “0.”
Regardless of which channel is being converted when the ADST bit is cleared to “0,” when the
ADST bit is set to “1” again, conversion begins from the the first selected channel (AN0 or AN4).
218