English
Language : 

S9S12XS256J0CAL Datasheet, PDF (265/738 Pages) Freescale Semiconductor, Inc – Microcontrollers
S12XE Clocks and Reset Generator (S12XECRGV1)
S12XECRG performs a quality check on the incoming clock signal. As soon as clock quality check
indicates a valid Oscillator Clock signal the reset sequence starts using the Oscillator clock. If after 50
check windows the clock quality check indicated a non-valid Oscillator Clock the reset sequence starts
using Self-Clock Mode.
Figure 8-22 and Figure 8-23 show the power-up sequence for cases when the RESET pin is tied to VDD
and when the RESET pin is held low.
RESET
Clock Quality Check
(no Self-Clock Mode)
)(
Internal POR
Internal RESET
)(
128 SYSCLK
)(
64 SYSCLK
Figure 8-22. RESET Pin Tied to VDD (by a Pull-up Resistor)
RESET
Clock Quality Check
(no Self Clock Mode)
)(
Internal POR
Internal RESET
)(
128 SYSCLK
)(
64 SYSCLK
Figure 8-23. RESET Pin Held Low Externally
8.6 Interrupts
The interrupts/reset vectors requested by the S12XECRG are listed in Table 8-18. Refer to MCU
specification for related vector addresses and priorities.
Table 8-18. S12XECRG Interrupt Vectors
Interrupt Source
Real time interrupt
LOCK interrupt
SCM interrupt
CCR
Mask
I bit
I bit
I bit
Local Enable
CRGINT (RTIE)
CRGINT (LOCKIE)
CRGINT (SCMIE)
S12XS Family Reference Manual, Rev. 1.13
Freescale Semiconductor
265