English
Language : 

EP1SGX10DF672C6 Datasheet, PDF (228/272 Pages) Altera Corporation – Section I. Stratix GX Device Family Data Sheet
Timing Model
Internal Timing Parameters
Internal timing parameters are specified on a speed grade basis
independent of device density. Tables 6–36 through 6–42 describe the
Stratix GX device internal timing microparameters for LEs, IOEs,
TriMatrix™ memory structures, DSP blocks, and MultiTrack
interconnects.
Table 6–36. LE Internal Timing Microparameter Descriptions
Symbol
tSU
tH
tCO
tLUT
tCLR
tPRE
tCLKHL
Parameter
LE register setup time before clock
LE register hold time after clock
LE register clock-to-output delay
LE combinational LUT delay for data-in to data-out
Minimum clear pulse width
Minimum preset pulse width
Minimum clock high or low time
Table 6–37. IOE Internal Timing Microparameter Descriptions
Symbol
tSU
tH
tCO
tPIN2COMBOUT_R
tPIN2COMBOUT_C
tCOMBIN2PIN_R
tCOMBIN2PIN_C
tCLR
tPRE
tCLKHL
Parameter
IOE input and output register setup time before clock
IOE input and output register hold time after clock
IOE input and output register clock-to-output delay
Row input pin to IOE combinational output
Column input pin to IOE combinational output
Row IOE data input to combinational output pin
Column IOE data input to combinational output pin
Minimum clear pulse width
Minimum preset pulse width
Minimum clock high or low time
6–26
Stratix GX Device Handbook, Volume 1
Altera Corporation
June 2006