English
Language : 

Z80180 Datasheet, PDF (97/326 Pages) Zilog, Inc. – Z8018x Family MPU
Z 8018x Fam ily
M PU Us e r M anual
82
individual I/O (PRT, DMAC, CSI/O, ASCI) control register. The lower
vector of INT1 INT2 and internal interrupt are summarized in Table 9.
Table 9. Vector Table
IL
Fixed Code
Interrupt Source Priority b7 b6 b5 b4 b3 b2 b1 b0
INT1
INT2
H igh e s t —
—
—
00
0
00
—
—
—
00
0
10
PRT channel 0
—
—
—
00
1
00
PRT channel 1
—
—
—
00
1
10
DMA channel 0
—
—
—
01
0
00
DMA channel 1
—
—
—
01
0
10
CSI/O
—
—
—
01
1
00
ASCI channel 0
Low e s t —
—
—
01
1
10
ASCI channel 1
—
—
—
10
0
00
Interrupt Acknowledge Cycle Timings
Figure 43 illustrates INT1, INT2, and internal interrupts timing. INT1 and
INT2 are sampled at the falling edge of the clock state prior to T2 or T1 in
the last machine cycle. If INT1 or INT2 is asserted Low at the falling
edge of clock state prior to T3 or T1 in the last machine cycle, the
interrupt request is accepted.
UM005001-ZMP0400