English
Language : 

Z80180 Datasheet, PDF (35/326 Pages) Zilog, Inc. – Z8018x Family MPU
Z 8018x Fam ily
M PU Us e r M anual
20
Phi
A0–A19
D0–D7
WAIT
M1
MREQ
RD
T1
T2
TW TW
T3
T1
T2
Op Code
Figure 10. Op Code Fetch (with Wait State) Timing Diagram
Operand and Data Read/Write Timing
The instruction operand and data read/write timing differs from Op Code
fetch timing in two ways:
• The M1 output is held inactive
• The read cycle timing is relaxed by one-half clock cycle because data
is latched at the falling edge of T3
Instruction operands include immediate data, displacement, and extended
addresses, and contain the same timing as memory data reads.
During memory write cycles the MREQ signal goes active in the second
half of T1. At the end of T1, the data bus is driven with the write data.
At the start of T2, the WR signal is asserted Low enabling the memory.
MREQ and WR go inactive in the second half of T3 followed by
disabling of the write data on the data bus.
UM005001-ZMP0400