English
Language : 

M16C62P_06 Datasheet, PDF (398/421 Pages) Renesas Technology Corp – 16-BIT SINGLE-CHIP MICROCOMPUTER M16C FAMILY / M16C/60 SERIES
M16C/62P Group (M16C/62P, M16C/62PT)
25. Differences Depending on Manufacturing Period
25. Differences Depending on Manufacturing Period
Table 25.1 and Table 25.2 list the precautions are applicable or not applicable every chip version of M16C/62P flash
and ROM external versions. Contact separately about the mask ROM version.
Table 25.1 Technical Update Applicable Table of M16C/62P Flash and ROM External Versions (1)
Precaution
Ensure that RESET must hold valid-low state during power-on.
Chip Version
ABC
TECHNICAL UPDATE
When using a reset IC, use a CMOS type IC. When using an
open-drain type reset IC, insert a capacitor between the reset
input and VSS. Adjust the R-C time constant between the
√−−
capacitor and pull-up resistor at least 10 times longer than the
VCC rising time.
If UART0 or UART1 are used as a slave in the I2C mode, P6_1
or P6_5 are placed in a high-impedance state. P6_1 or P6_5
cannot be used as an output port even if the PD6_1 or PD6_5 bits √ − − TN-M16C-100-0309
in the PD6 register are set to “1” (output mode). Therefore, set
the PD6_1 or PD6_5 bits to “0” (Input mode).
Do not enter wait mode when the main clock or on-chip oscillator
clock is selected as the CPU clock of which division is set by the
CM06 bit in the CM0 register, and the CM16 and CM17 bits in the
√
−
−
TN-M16C-108-0309
Precaution 1.1
CM1 register.
The CM05 bit in the CM0 register is set to “0” (main clock
oscillation) and the CM02 bit is set to “1” (peripheral function
clock stops in wait mode).
Do not generate an NMI interrupt after entering mode.
Do not generate a voltage detection interrupt after entering
mode.
I/O ports (P0 to P5) will be indeterminate until internal power
√
−
−
TN-M16C-108-0309
Precaution 1.2
√
−
−
TN-M16C-108-0309
Precaution 1.3
√
−
−
TN-M16C-108-0309
Precaution 1.4
supply is stable, such as when the power is turned on, if “H” is √ √ √ TN-M16C-114-0310
applied to the CNVSS pin and “L” to the RESET pin while internal
Precaution 1.1
power supply is unstable.
I/O ports (P6 to P14) will be indeterminate until internal power
supply is stable, such as when the power is turned on, if “H” is
applied to the CNVSS pin and “L” to the RESET pin while internal
√
−
−
TN-M16C-114-0310
Precaution 1.1
power supply is unstable.
When the RESET pin is “L” in boot mode (apply “H” to the
CNVSS pin and P5_0 (CE), and “L” to the P5_5 (EPM)), internal
pull-up is enabled for P10_0 to P10_3, P11_0 to P11_7, P12_5 √
−
− TN-M16C-114-0310
Precaution 1.2
to P12_7, P13_0 to P13_7, P14_0 and P14_1 and so become “H”
level.
P0_0 to P0_7 and P1_0 to P1_7 may become indeterminate
when P8_4 is “H” and the RESET pin is “L” in boot mode (apply
“H” to the CNVSS pin and P5_0 (CE), and “L” to P5_5 (EPM)). √ √ √ TN-M16C-114-0310
Precaution 1.3
P0_0 to P0_7 and P1_0 to P1_7 are in a high impedance state
when the RESET pin and P8_4 are “L”.
√ : Applies
− : Dose not apply
Rev.2.41 Jan 10, 2006 Page 383 of 390
REJ09B0185-0241