English
Language : 

EZ80L92MCU Datasheet, PDF (183/241 Pages) Zilog, Inc. – eZ80Acclaim Flash Microcontrollers
eZ80L92 MCU
Product Specification
168
ZDI Read-Only Registers
Table 91 lists the ZDI Read-Only registers. Many of the ZDI Read-Only addresses are
shared with ZDI Write-Only registers.
Table 91. ZDI Read-Only Registers
ZDI Address
00h
01h
02h
03h
10h
11h
12h
17h
20h
ZDI Register Name
ZDI_ID_L
ZDI_ID_H
ZDI_ID_REV
ZDI_STAT
ZDI_RD_L
ZDI_RD_H
ZDI_RD_U
ZDI_BUS_STAT
ZDI_RD_MEM
ZDI Register Function
eZ80® Product ID Low Byte register
eZ80® Product ID High Byte register
eZ80® Product ID Revision register
Status register
Read Memory Address Low Byte register
Read Memory Address High Byte register
Read Memory Address Upper Byte register
Bus Status register
Read Memory Data Value
Reset
Value
06h
00h
XXh
00h
XXh
XXh
XXh
00h
XXh
ZDI Register Definitions
ZDI Address Match Registers
The four sets of address match registers are used for setting the addresses for generating
break points. When the accompanying BRK_ADDRx bit is set in the ZDI Break Control
register to enable the particular address match, the current eZ80L92 address is compared
with the 3-byte address set, {ZDI_ADDRx_U, ZDI_ADDRx_H, ZDI_ADDR_x_L}. If
the CPU is operating in ADL mode, the address is supplied by ADDR[23:0]. If the CPU is
operating in Z80 mode, the address is supplied by {MBASE[7:0], ADDR[15:0]}. If a
match is found, ZDI issues a BREAK to the eZ80L92 placing the processor in ZDI mode
pending further instructions from the ZDI interface block. If the address is not the first op-
code fetch, the ZDI BREAK is executed at the end of the instruction in which it is exe-
cuted. There are four sets of address match registers. They can be used in conjunction with
each other to break on branching instructions. See Table 92.
PS013012-1004
PRELIMINARY
ZiLOG Debug Interface