English
Language : 

MC68HC08AZ60 Datasheet, PDF (320/452 Pages) Motorola, Inc – Advance Information
Freescale Semiconductor, Inc.
MSCAN Controller (MSCAN08)
Protocol Violation Protection
The MSCAN08 will protect the user from accidentally violating the CAN
protocol through programming errors. The protection logic implements
the following features:
• The receive and transmit error counters cannot be written or
otherwise manipulated.
• All registers which control the configuration of the MSCAN08 can
not be modified while the MSCAN08 is on-line. The SFTRES bit in
the MSCAN08 module control register (see MSCAN08 Module
Control Register 0 on page 337) serves as a lock to protect the
following registers:
– MSCAN08 module control register 1 (CMCR1)
– MSCAN08 bus timing register 0 and 1 (CBTR0 and CBTR1)
– MSCAN08 identifier acceptance control register (CIDAC)
– MSCAN08 identifier acceptance registers (CIDAR0–3)
– MSCAN08 identifier mask registers (CIDMR0–3)
• The TxCAN pin is forced to recessive when the MSCAN08 is in
any of the Low Power Modes.
Low Power Modes
In addition to normal mode, the MSCAN08 has three modes with
reduced power consumption: Sleep, Soft Reset and Power Down
modes. In Sleep and Soft Reset mode, power consumption is reduced
by stopping all clocks except those to access the registers. In Power
Down mode, all clocks are stopped and no power is consumed.
The WAIT and STOP instructions put the MCU in low power consuption
stand-by modes. Table 2 summarizes the combinations of MSCAN08
and CPU modes. A particular combination of modes is entered for the
given settings of the bits SLPAK and SFTRES. For all modes, an
MSCAN wake-up interrupt can occur only if SLPAK=WUPIE=1. While
MC68HC08AZ60 — Rev 1.0
320
MSCAN Controller (MSCAN08)
For More Information On This Product,
Go to: www.freescale.com
16-mscan
MOTOROLA