English
Language : 

MC68HC08AZ60 Datasheet, PDF (163/452 Pages) Motorola, Inc – Advance Information
Freescale Semiconductor, Inc.
Low-Voltage Inhibit (LVI)
LVI Status Register
LVI Status Register
The LVI status register flags VDD voltages below the LVITRIPF level.
Address: $FE0F
Bit 7
6
5
4
3
2
1
Bit 0
Read: LVIOUT
0
0
0
0
0
0
0
Write:
Reset: 0
0
0
0
0
0
0
0
= Unimplemented
Figure 3. LVI Status Register (LVISR)
LVIOUT — LVI Output Bit
This read-only flag becomes set when the VDD voltage falls below the
LVITRIPF voltage for 32 to 40 CGMXCLK cycles. (See Table 1). Reset
clears the LVIOUT bit.
Table 1. LVIOUT Bit Indication
VDD
At Level:
VDD > LVITRIPR
VDD < LVITRIPF
VDD < LVITRIPF
VDD < LVITRIPF
LVITRIPF < VDD < LVITRIPR
For Number of
CGMXCLK Cycles:
Any
< 32 CGMXCLK Cycles
Between 32 and 40
CGMXCLK Cycles
> 40 CGMXCLK Cycles
Any
LVIOUT
0
0
0 or 1
1
Previous Value
5-lvi
MOTOROLA
MC68HC08AZ60 — Rev 1.0
Low-Voltage Inhibit (LVI)
163
For More Information On This Product,
Go to: www.freescale.com