English
Language : 

MC9S12HY64 Datasheet, PDF (114/792 Pages) Freescale Semiconductor, Inc – S12 Microcontrollers
Port Integration Module (S12HYPIMV1)
Field
6-5
PIFS
Table 2-57. PIFS Register Field Descriptions
Description
Port S interrupt flag—
Each flag is set by an active edge on the associated input pin. This could be a rising or a falling edge based on the
state of the PPSS register. To clear this flag, write logic level 1 to the corresponding bit in the PIFS register. Writing
a 0 has no effect.
1 Active edge on the associated bit has occurred (an interrupt will occur if the associated enable bit is set).
0 No active edge pending.
2.3.69 Port AD Interrupt Enable Register (PIE1AD)
Read: Anytime.
Address 0x028C
7
R
PIE1AD7
W
Reset
0
1 Read: Anytime.
Write: Anytime.
6
PIE1AD6
5
PIE1AD5
4
PIE1AD4
3
PIE1AD3
2
PIE1AD2
0
0
0
0
0
Figure 2-67. Port AD Interrupt Enable Register (PIE1AD)
Access: User read/write1
1
0
PIE1AD1 PIE1AD0
0
0
Table 2-58. PIE1AD Register Field Descriptions
Field
Description
7-0
PIE1AD
Port AD interrupt enable—
This register disables or enables on a per-pin basis the edge sensitive external interrupt associated with Port AD.
1 Interrupt is enabled.
0 Interrupt is disabled (interrupt flag masked).
2.3.70 Port AD Interrupt Flag Register (PIF1AD)
Address 0x028D
R
W
Reset
7
PIF1AD7
0
1 Read: Anytime.
Write: Anytime.
6
PIF1AD6
5
PIF1AD5
4
PIF1AD4
3
PIF1AD3
2
PIF1AD2
0
0
0
0
0
Figure 2-68. Port AD Interrupt Flag Register (PIF1AD)
Access: User read/write1
1
0
PIF1AD1 PIF1AD0
0
0
MC9S12HY/HA-Family Reference Manual, Rev. 1.04
114
Freescale Semiconductor