English
Language : 

LM3S3748 Datasheet, PDF (557/753 Pages) List of Unclassifed Manufacturers – Microcontroller
LM3S3748 Microcontroller
Bit/Field
3
2
1
0
Name
FLUSH
ERROR
FIFONE
TXRDY
Type
W1C
R/W0C
R/W0C
R/W0C
Reset
0
0
0
0
Description
Flush FIFO
The CPU writes a 1 to this bit to flush the latest packet from the endpoint
transmit FIFO. The FIFO pointer is reset, the TXRDY bit is cleared, and
an interrupt is generated. FLUSH may be set simultaneously with TXRDY
to abort the packet that is currently being loaded into the FIFO.
Note:
FLUSH should only be used when TXRDY is set. At other times,
it may cause data to be corrupted. Also note that, if the FIFO
is double-buffered, FLUSH may need to be set twice to
completely clear the FIFO.
Error
The USB sets this bit when three attempts have been made to send a
packet and no handshake packet has been received. When the bit is
set, an interrupt is generated, TXRDY is cleared, and the FIFO is
completely flushed. The CPU should clear this bit.
Note: This is valid only when the endpoint is operating in Bulk or
Interrupt mode.
FIFO Not Empty
The USB controller sets this bit when there is at least one packet in the
transmit FIFO.
Transmit Packet Ready
The CPU sets this bit after loading a data packet into the FIFO. It is
cleared automatically when a data packet has been transmitted. An
interrupt is generated at this point. TXRDY is also automatically cleared
prior to loading a second packet into a double-buffered FIFO.
USBTXCSRL1 Device Mode
USB Transmit Control and Status Endpoint 1 Low (USBTXCSRL1)
Base 0x4005.0000
Offset 0x112
Type R/W, reset 0x00
7
6
5
4
3
2
1
0
INCTX CLRDT STALLED STALL FLUSH UNDRN FIFONE TXRDY
Type R/W0C W1S R/W0C R/W
Reset
0
0
0
0
W1C
0
R/W0C R/W0C R/W1S
0
0
0
Bit/Field
7
6
Name
INCTX
CLRDT
Type
R/W0C
W1S
Reset
0
0
Description
Incomplete Transmit
When the endpoint is being used for high-bandwidth isochronous
transfers, this bit is set to indicate where a large packet has been split
into 2 or 3 packets for transmission but insufficient IN tokens have been
received to send all the parts.
Note: Only valid for isochronous transfers.
Clear Data Toggle
The CPU writes a 1 to this bit to reset the endpoint data toggle to 0.
April 08, 2008
557
Preliminary