English
Language : 

DS031 Datasheet, PDF (80/318 Pages) Xilinx, Inc – Summary of Features
R
Virtex-II Platform FPGAs: DC and Switching Characteristics
Global Clock Input to Output Delay for LVTTL, 12 mA, Fast Slew Rate, Without DCM
Table 35: Global Clock Input to Output Delay for LVTTL, 12 mA, Fast Slew Rate, Without DCM
Speed Grade
Description
Symbol
Device
-6
-5
-4
LVTTL Global Clock Input to Output Delay using
Output flip-flop, 12 mA, Fast Slew Rate, without DCM.
For data output with different standards, adjust the
delays with the values shown in IOB Output Switching
Characteristics Standard Adjustments, page 14.
Global Clock and OFF without DCM
TICKOF
XC2V40
3.46
3.58
3.69
XC2V80
3.62
3.58
3.69
XC2V250
3.79
3.88
4.47
XC2V500
3.85
3.88
4.47
XC2V1000
4.02
4.28
4.62
XC2V1500
4.16
4.28
4.62
XC2V2000
4.30
4.43
5.10
XC2V3000
4.49
4.64
5.34
XC2V4000
4.82
4.99
5.74
XC2V6000
5.19
5.38
5.93
XC2V8000
6.09
7.00
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Notes:
1. Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and
where all accessible IOB and CLB flip-flops are clocked by the global clock net.
2. Output timing is measured at 50% VCC threshold with test setup shown in Figure 1. For other I/O standards, see Table 19.
DS031-3 (v3.5) November 5, 2007
Product Specification
www.xilinx.com
Module 3 of 4
32