English
Language : 

DS031 Datasheet, PDF (74/318 Pages) Xilinx, Inc – Summary of Features
R
Virtex-II Platform FPGAs: DC and Switching Characteristics
Block SelectRAM Switching Characteristics
Table 28: Block SelectRAM Switching Characteristics
Description
Sequential Delays
Clock CLK to DOUT output
Setup and Hold Times Before Clock CLK
ADDR inputs
DIN inputs
EN input
RST input
WEN input
Clock CLK
CLKA to CLKB setup time for different ports
Minimum Pulse Width, High
Minimum Pulse Width, Low
Symbol
TBCKO
TBACK/TBCKA
TBDCK/TBCKD
TBECK/TBCKE
TBRCK/TBCKR
TBWCK/TBCKW
TBCCS
TBPWH
TBPWL
Speed Grade
-6
-5
-4
2.10
2.31
2.65
0.29/ 0.00
0.29/ 0.00
0.95/–0.46
1.31/–0.71
0.57/–0.19
0.32/ 0.00
0.32/ 0.00
1.04/–0.50
1.44/–0.78
0.63/–0.21
0.36/ 0.00
0.36/ 0.00
1.20/–0.58
1.65/–0.90
0.72/–0.25
1.0
1.0
1.0
1.17
1.29
1.48
1.17
1.29
1.48
Units
ns, Max
ns, Min
ns, Min
ns, Min
ns, Min
ns, Min
ns, min
ns, Min
ns, Min
TBUF Switching Characteristics
Table 29: TBUF Switching Characteristics
Description
Combinatorial Delays
IN input to OUT output
TRI input to OUT output high-impedance
TRI input to valid data on OUT output
Symbol
Speed Grade
-6
-5
-4
Units
TIO
TOFF
TON
0.45 0.50 0.58
0.44 0.48 0.55
0.44 0.48 0.55
ns, Max
ns, Max
ns, Max
DS031-3 (v3.5) November 5, 2007
Product Specification
www.xilinx.com
Module 3 of 4
26