English
Language : 

PIC18F97J60_11 Datasheet, PDF (458/492 Pages) Microchip Technology – 64/80/100-Pin, High-Performance, 1-Mbit Flash Microcontrollers with Ethernet
PIC18F97J60 FAMILY
TABLE 28-21: I2C™ BUS DATA REQUIREMENTS (SLAVE MODE)
Param.
No.
Symbol
Characteristic
Min
Max Units
Conditions
100 THIGH Clock High Time
100 kHz mode
4.0
— s PIC18F97J60 family must
operate at a minimum of
1.5 MHz
400 kHz mode
0.6
— s PIC18F97J60 family must
operate at a minimum of
10 MHz
MSSP module 1.5 TCY
—
101 TLOW Clock Low Time
100 kHz mode
4.7
— s PIC18F97J60 family must
operate at a minimum of
1.5 MHz
400 kHz mode
1.3
— s PIC18F97J60 family must
operate at a minimum of
10 MHz
MSSP module 1.5 TCY
—
102 TR
SDAx and SCLx Rise 100 kHz mode
—
1000
Time
400 kHz mode 20 + 0.1 CB 300
ns
ns CB is specified to be from
10 to 400 pF
103 TF
SDAx and SCLx Fall
Time
100 kHz mode
—
300
400 kHz mode 20 + 0.1 CB 300
ns
ns CB is specified to be from
10 to 400 pF
90
TSU:STA Start Condition Setup 100 kHz mode
4.7
Time
400 kHz mode
0.6
— s Only relevant for Repeated
—
s Start condition
91
THD:STA Start Condition Hold 100 kHz mode
4.0
Time
400 kHz mode
0.6
— s After this period, the first
—
s clock pulse is generated
106 THD:DAT Data Input Hold Time 100 kHz mode
0
— ns
400 kHz mode
0
0.9 s
107 TSU:DAT Data Input Setup Time 100 kHz mode
250
— ns (Note 2)
400 kHz mode
100
— ns
92
TSU:STO Stop Condition Setup 100 kHz mode
4.7
Time
400 kHz mode
0.6
— s
— s
109
TAA
Output Valid from Clock 100 kHz mode
—
3500 ns (Note 1)
400 kHz mode
—
— ns
110
TBUF Bus Free Time
100 kHz mode
4.7
400 kHz mode
1.3
— s Time the bus must be free
—
s before a new transmission
can start
D102 CB
Bus Capacitive Loading
—
400 pF
Note 1:
2:
As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region
(min. 300 ns) of the falling edge of SCLx to avoid unintended generation of Start or Stop conditions.
A Fast mode I2C™ bus device can be used in a Standard mode I2C bus system, but the requirement,
TSU:DAT  250 ns, must then be met. This will automatically be the case if the device does not stretch the
LOW period of the SCLx signal. If such a device does stretch the LOW period of the SCLx signal, it must
output the next data bit to the SDAx line,
TR max. + TSU:DAT = 1000 + 250 = 1250 ns (according to the Standard mode I2C bus specification), before
the SCLx line is released.
DS39762F-page 458
 2011 Microchip Technology Inc.