English
Language : 

PIC18F97J60_11 Datasheet, PDF (36/492 Pages) Microchip Technology – 64/80/100-Pin, High-Performance, 1-Mbit Flash Microcontrollers with Ethernet
PIC18F97J60 FAMILY
TABLE 1-6: PIC18F96J60/96J65/97J60 PINOUT I/O DESCRIPTIONS (CONTINUED)
Pin Name
Pin Number Pin Buffer
TQFP
Type Type
Description
RD0/AD0/PSP0
RD0
AD0
PSP0
PORTD is a bidirectional I/O port.
92
I/O
ST
Digital I/O.
I/O
TTL
External Memory Address/Data 0.
I/O
TTL
Parallel Slave Port data.
RD1/AD1/PSP1
RD1
AD1
PSP1
91
I/O
ST
Digital I/O.
I/O
TTL
External Memory Address/Data 1.
I/O
TTL
Parallel Slave Port data.
RD2/AD2/PSP2
RD2
AD2
PSP2
90
I/O
ST
Digital I/O.
I/O
TTL
External Memory Address/Data 2.
I/O
TTL
Parallel Slave Port data.
RD3/AD3/PSP3
RD3
AD3
PSP3
89
I/O
ST
Digital I/O.
I/O
TTL
External Memory Address/Data 3.
I/O
TTL
Parallel Slave Port data.
RD4/AD4/PSP4/SDO2
RD4
AD4
PSP4
SDO2
88
I/O
ST
Digital I/O.
I/O
TTL
External Memory Address/Data 4.
I/O
TTL
Parallel Slave Port data.
O
—
SPI data out.
RD5/AD5/PSP5/
SDI2/SDA2
RD5
AD5
PSP5
SDI2
SDA2
87
I/O
ST
I/O
TTL
I/O
TTL
I
ST
I/O
ST
Digital I/O.
External Memory Address/Data 5.
Parallel Slave Port data.
SPI data in.
I2C™ data I/O.
RD6/AD6/PSP6/
SCK2/SCL2
RD6
AD6
PSP6
SCK2
SCL2
84
I/O
ST
I/O
TTL
I/O
TTL
I/O
ST
I/O
ST
Digital I/O.
External Memory Address/Data 6.
Parallel Slave Port data.
Synchronous serial clock input/output for SPI mode.
Synchronous serial clock input/output for I2C™ mode.
RD7/AD7/PSP7/SS2
RD7
AD7
PSP7
SS2
83
I/O
ST
Digital I/O.
I/O
TTL
External Memory Address/Data 7.
I/O
TTL
Parallel Slave Port data.
I
TTL
SPI slave select input.
Legend:
Note 1:
2:
3:
4:
5:
TTL = TTL compatible input
CMOS = CMOS compatible input or output
ST = Schmitt Trigger input with CMOS levels
Analog = Analog input
I = Input
O
= Output
P = Power
OD
= Open-Drain (no P diode to VDD)
Alternate assignment for ECCP2/P2A when CCP2MX Configuration bit is cleared (Extended Microcontroller mode).
Default assignment for ECCP2/P2A for all devices in all operating modes (CCP2MX Configuration bit is set).
Default assignments for P1B/P1C/P3B/P3C (ECCPMX Configuration bit is set).
Alternate assignment for ECCP2/P2A when CCP2MX Configuration bit is cleared (Microcontroller mode).
Alternate assignments for P1B/P1C/P3B/P3C (ECCPMX Configuration bit is cleared).
DS39762F-page 36
 2011 Microchip Technology Inc.