English
Language : 

MC68HC08AZ60A Datasheet, PDF (443/480 Pages) Motorola, Inc – Microcontrollers
Analog-to-Digital Converter (ADC-15)
I/O Registers
Table 24-2. ADC Clock Divide Ratio
ADIV2 ADIV1
0
0
0
0
0
1
0
1
1
X
X = don’t care
ADIV0
0
1
0
1
X
ADC Clock Rate
ADC Input Clock /1
ADC Input Clock / 2
ADC Input Clock / 4
ADC Input Clock / 8
ADC Input Clock / 16
ADICLK — ADC Input Clock Register Bit
ADICLK selects either bus clock or CGMXCLK as the input clock
source to generate the internal ADC clock. Reset selects CGMXCLK
as the ADC clock source.
If the external clock (CGMXCLK) is equal to or greater than 1 MHz,
CGMXCLK can be used as the clock source for the ADC. If
CGMXCLK is less than 1 MHz, use the PLL-generated bus clock as
the clock source. As long as the internal ADC clock is at
approximately 1 MHz, correct operation can be guaranteed. See
Electrical Specifications on page 445.
1 = Internal bus clock
0 = External clock (CGMXCLK)
1 MHz = fXCLK or Bus Frequency
ADIV[2:0]
NOTE: During the conversion process, changing the ADC clock will result in an
incorrect conversion.
MC68HC08AZ60A — Rev 0.0
MOTOROLA
Analog-to-Digital Converter (ADC-15)
Advance Information
443