English
Language : 

EP2S130F1020I4 Datasheet, PDF (81/768 Pages) List of Unclassifed Manufacturers – Stratix II Device Handbook, Volume 1
Stratix II Architecture
Figure 2–43 shows the global and regional clocking from enhanced PLL
outputs and top and bottom CLK pins. The connections to the global and
regional clocks from the top clock pins and enhanced PLL outputs is
shown in Table 2–11. The connections to the clocks from the bottom clock
pins is shown in Table 2–12.
Altera Corporation
May 2007
2–63
Stratix II Device Handbook, Volume 1