English
Language : 

EP2S130F1020I4 Datasheet, PDF (395/768 Pages) List of Unclassifed Manufacturers – Stratix II Device Handbook, Volume 1
Conclusion
TriMatrix Embedded Memory Blocks in Stratix II and Stratix II GX Devices
Figure 2–22. Stratix II and Stratix II GX Mixed-Port Read-During-Write:
OLD_DATA
inclock
address_a and
address_b
data_a
Address Q
A
B
wren_a
wren_b
q_b
Old
A
B
Figure 2–23. Stratix II and Stratix II GX Mixed-Port Read-During-Write:
DONT_CARE
inclock
address_a and
address_b
data_a
wren_a
wren_b
Address Q
A
B
q_b
Unknown
B
Mixed-port read-during-write is not supported when two different clocks
are used in a dual-port RAM. The output value is unknown during a
mixed-port read-during-write operation.
The TriMatrix memory structure of Stratix II and Stratix II GX devices
provides an enhanced RAM architecture with high memory bandwidth.
It addresses the needs of different memory applications in FPGA designs
with features such as different memory block sizes and modes, byte
enables, parity bit storage, address clock enables, mixed clock mode, shift
register mode, mixed-port width support, and true dual-port mode.
Altera Corporation
January 2008
2–35
Stratix II Device Handbook, Volume 2